# Traffic Lights Controller Part 1

Ain Shams University
Faculty of Engineering
Electronics and Communication Engineering Department
ECE 413: ASIC

### Team Members:

Amira Bahey Eldin Mahmoud (2000067) Rahaf Abdullah Atef Abdullah (2000099) Asmaa Abdelmotlb Yousseff (2000051) Abdallah Karim Motwea (2000993)

# Contribution:

We all contributed to the design and verification of the project.

# Contents

| 1        | System Design |                                                                                     |    |
|----------|---------------|-------------------------------------------------------------------------------------|----|
|          | 1.1           | Purpose                                                                             | 2  |
|          | 1.2           | Inputs and Outputs                                                                  | 2  |
|          | 1.3           | Goals                                                                               | 2  |
|          | 1.4           | Functional Requirements:                                                            | 2  |
|          | 1.5           | The functionality of the RTL code:                                                  | 3  |
|          | 1.6           | Traffic Light Algorithm                                                             | 4  |
|          | 1.7           | Controller Specifications                                                           | 5  |
| <b>2</b> | FSN           | M Design                                                                            | 6  |
|          | 2.1           | FSM Design                                                                          | 6  |
|          | 2.2           | FSM diagrams                                                                        | 8  |
| 3        | RTL Code      |                                                                                     |    |
|          | 3.1           | Overview                                                                            | 9  |
|          | 3.2           | Code                                                                                | 9  |
| 4        | Test          | tbench                                                                              | 18 |
|          | 4.1           |                                                                                     | 18 |
|          | 4.2           | •                                                                                   | 18 |
| 5        | Sim           | ulation                                                                             | 24 |
| •        | 5.1           | Waveform Analysis                                                                   | 24 |
|          | 5.2           | Snippets results with identification for each test case on wave form and transcript | 27 |
| 6        | Cor           | nclusion                                                                            | 30 |

# System Design

## 1.1 Purpose

The objective of this project is to design a traffic light control system for four intersections (TF<sub>-1</sub>, TF<sub>-2</sub>, TF<sub>-3</sub>, TF<sub>-4</sub>). The system ensures efficient traffic management while preventing conflicting green lights at perpendicular intersections.

## 1.2 Inputs and Outputs

#### Inputs

- clk: System clock for timing.
- rst: Reset signal to initialize the system.
- s\_tf1, s\_tf2, s\_tf3, s\_tf4: Sensors indicating vehicle presence at each traffic light.

#### **Outputs**

• TF\_1, TF\_2, TF\_3, TF\_4: Traffic light signals with 3-bit states (RED, YELLOW, GREEN).

#### 1.3 Goals

- Efficient traffic management.
- Conflict-free operation: No two perpendicular lights should be GREEN simultaneously.

# 1.4 Functional Requirements:

- Lights cycle through RED  $\rightarrow$  YELLOW  $\rightarrow$  GREEN  $\rightarrow$  YELLOW  $\rightarrow$  RED.
- Support priority overrides based on sensor inputs.
- Handle edge cases like inactive sensors or conflicting requests.

# 1.5 The functionality of the RTL code:

- The RTL (Register Transfer Level) code implements the traffic light control system for four intersections.
- Each traffic light transition between the states RED, YELLOW, and GREEN, represented as 3-bit signals, based on a defined timing sequence and priority determined by sensor inputs.
- The system ensures safe and conflict-free operation by preventing perpendicular traffic lights from being GREEN simultaneously.
- It incorporates extended GREEN time for intersections with higher sensor priority, dynamically adjusts the light cycle based on real-time input, and ensures all lights default to RED during inactive periods.
- The design uses a finite state machine (FSM) for state transitions, synchronized with a clock (clk), and includes a reset signal (rst) to initialize or reset the system.

# 1.6 Traffic Light Algorithm

#### Purpose:

• Control the transition of traffic light states based on timing and sensor inputs.

#### 1. States:

− **RED**: 000

- **YELLOW**: 001

- **GREEN**: 010

#### 2. Transition Rules:

- Default Cycle:
  - $*~RED \rightarrow YELLOW \rightarrow GREEN \rightarrow YELLOW \rightarrow RED$
- Green Extension:
  - \* If sensor input (e.g., s\_tfX = 2'b11) indicates heavy traffic, the corresponding light remains GREEN for a longer duration.
- Priority Handling:
  - \* Sensor inputs determine which traffic light gets the **GREEN** state when multiple intersections request it.
- Idle State:
  - \* All traffic lights remain **RED** when no sensor inputs are active.

#### 3. timing:

- Default durations for GREEN, YELLOW, and RED (e.g., GREEN = 70 units, YELLOW = 30 units, extended green = 100 units).
- Adjustable durations for extended GREEN based on sensor inputs.

# 1.7 Controller Specifications

Purpose: Define the technical requirements for the traffic light controller.

#### 1 Inputs:

- clk: System clock signal.
- **rst**: System reset signal.
- $-s_{tf1}$ ,  $s_{tf2}$ ,  $s_{tf3}$ ,  $s_{tf4}$ : Sensor signals for each traffic flow.

#### 2 Outputs:

- TF\_1, TF\_2, TF\_3, TF\_4: Traffic light states represented as 3-bit signals.

#### 3 Performance:

- Reaction Time: The system responds to sensor inputs within a fixed cycle.
- Accuracy: Ensures no conflicting GREEN states are active simultaneously.

#### 4 State Machine:

- Finite State Machine (FSM): Controls state transitions for traffic light states.
- Reset Handling: The FSM handles the reset signal and ensures a smooth return to the initial state.
- Sensor Override: Sensor inputs can override the current state to prioritize specific traffic flows.

#### 5 Additional Features:

- Extended GREEN Time: If priority sensors are active, the FSM extends the GREEN light duration for that intersection.
- Safety: Ensures at least one complete cycle of RED between perpendicular directions to avoid conflicts.

# FSM Design

### 2.1 FSM Design

#### Purpose:

- Design a finite state machine (FSM) to control the traffic light states.

#### 1 States:

- \* **RED:** Default state where traffic flow is stopped. Represented as TF\_X = 3'b000.
- \* YELLOW: Transition state before RED or GREEN. Represented as TF\_X = 3'b001.
- \* GREEN: Active traffic flow state. Represented as TF\_X = 3'b010.

#### 2 Transitions:

- \* Default Cycle: RED  $\rightarrow$  YELLOW  $\rightarrow$  GREEN  $\rightarrow$  YELLOW  $\rightarrow$  RED
- \* Sensor-Based Priority: If a sensor (e.g., s\_tfX) is active, the FSM transitions to the GREEN state for the corresponding traffic light.

#### 3 Inputs:

- \* clk: Clock signal for synchronization.
- \* **rst:** Reset signal to initialize or reinitialize the system.
- \* s\_tf1, s\_tf2, s\_tf3, s\_tf4: Sensor inputs for each intersection, which influence the state transitions.

#### 4 Outputs:

\* TF\_1, TF\_2, TF\_3, TF\_4: Traffic light state signals, each represented as a 3-bit signal.

#### 5 Conflict Handling:

- \* When two perpendicular sensors request **GREEN** simultaneously, the FSM gives priority based on predefined rules.
- \* Priority Order: TF\_1 > TF\_2 > TF\_3 > TF\_4

### 6 State Diagram:

- $\ast\,$  The state diagram visually represents all possible states and transitions.
- \* The diagram helps in understanding, debugging, and verifying the system design.

# 2.2 FSM diagrams



Figure 2.1: The FSM handwritten diagram

States: RED (Default State), YELLOW (Transition State), GREEN (Active Traffic Flow)



(a) The FSM debugging diagram



(b) The FSM debugging diagram with conditions

Figure 2.2: FSM debugging diagrams

### RTL Code

#### 3.1 Overview

The RTL (Register Transfer Level) code implements the control logic for four traffic lights. The traffic lights operate according to a state machine that transitions through the following states: RED, YELLOW, and GREEN.

#### 3.2 Code

```
module traffic_light (
3
   input
           wire
                       clk ,rst ,
           wire [1:0] s_tf1 , s_tf2 , s_tf3 , s_tf4 ,
               [2:0] TF_1 , TF_2 , TF_3 , TF_4
5
   output reg
6
7
   );
8
9
   typedef enum {
10
        red1,
         yellow1,
11
12
         green1,
13
         red2,
14
         yellow2,
15
         green2,
16
         red3,
17
         yellow3,
18
         green3,
19
         red4,
20
         yellow4,
21
         green4
22
23
   } state_;
24
25
   state_ current_state , next_state;
26
27
   //parameters decelration
                                               // yellow time is small as
28
   parameter yellow_time
                                    = 3 ;
       usual
   parameter default_green_time
                                   = 7;
                                               // if s1 only is on
```

```
parameter extended_green_time = 10 ;
                                              // if s2 is on
31
32
   integer
                   timer_tf1 , timer_tf2 , timer_tf3 , timer_tf4 ;
33
34
   always@(posedge clk or posedge rst)
35
    begin
36
     if(rst)
37
      begin
38
        current_state <= red1 ;</pre>
39
       end
40
      else
41
       begin
42
       current_state <= next_state;</pre>
43
       end
44
    end
45
46
47
48
   always@(*)
49
    begin
50
     case(current_state)
51
52
       red1 :begin
53
              if((s_tf1[1]) && !timer_tf1 )
54
                 begin
55
                  next_state= yellow1;
56
                 end
                else if(s_tf1[0] && !s_tf2[1] && !s_tf3[1] && !s_tf4[1])
57
58
                 begin
59
                  next_state= yellow1;
60
                 end
61
                else if(s_tf2[0])
62
                 begin
63
                  next_state= red2;
64
                 end
65
                else if(s_tf3[0])
66
                begin
67
                  next_state= red3;
68
                 end
69
                else if(s_tf4[0])
70
                 begin
71
                  next_state= red4;
72
                 end
73
                else
74
                  begin
75
                   next_state= red1;
76
                  end
77
                 end
78
79
       yellow1:begin
80
                if(!timer_tf1 && s_tf1[0]==1 )
81
                 begin
82
                  next_state= green1;
83
                 end
                else if(!timer_tf1 && s_tf1[0]==0)
84
85
                 begin
86
                 next_state= red1;
87
                 end
```

```
88
                 else
 89
                   begin
 90
                    next_state= yellow1;
 91
                   end
 92
                  end
 93
 94
        green1 :begin
 95
                  if(!timer_tf1)
 96
                   begin
 97
                    next_state= yellow1 ;
 98
                   end
 99
                  else
100
                   begin
101
                    next_state= green1;
102
                   end
103
                 end
104
        red2 : begin
                if((s_tf2[1]) && !timer_tf2)
105
106
                  begin
107
                   next_state= yellow2;
108
109
                 else if(s_tf2[0] && !s_tf1[1] && !s_tf3[1] && !s_tf4[1])
110
                  begin
111
                   next_state= yellow2;
112
                  end
113
                 else if(s_tf1[0])
114
                  begin
115
                   next_state= red1;
116
                  end
117
                 else if(s_tf3[0])
118
                  begin
119
                   next_state= red3;
120
                  end
121
                 else if(s_tf4[0])
122
                  begin
123
                   next_state= red4;
124
                  end
125
                 else
126
                   begin
127
                    next_state= red2;
128
                   end
129
                  end
130
131
       yellow2:begin
132
                 if(!timer_tf2 && s_tf2[0]==1)
133
                  begin
134
                   next_state= green2;
135
                  end
136
                 else if(!timer_tf2 && s_tf2[0]==0)
137
                  begin
138
                   next_state= red2;
139
                  end
140
                 else
141
                   begin
142
                    next_state= yellow2;
143
                   end
144
                  end
        green2 :begin
145
```

```
146
                  if(!timer_tf2)
147
                   begin
148
                    next_state= yellow2 ;
149
                   end
150
                  else
151
                   begin
152
                    next_state= green2;
153
154
                 end
155
        red3 :begin
156
                if((s_tf3[1]) && !timer_tf3 )
157
                  begin
158
                   next_state= yellow3;
159
                  end
160
                 else if(s_tf3[0] && !s_tf1[1] && !s_tf2[1] && !s_tf4[1])
161
                  begin
162
                   next_state= yellow3;
163
                  end
164
                 else if(s_tf1[0])
165
                  begin
166
                   next_state= red1;
167
                  end
168
                 else if(s_tf2[0])
169
                  begin
170
                   next_state= red2;
171
                  end
172
                 else if(s_tf4[0])
173
                  begin
174
                   next_state= red4;
175
                  end
176
                 else
177
                   begin
178
                    next_state= red3;
179
                   end
180
                end
181
182
         yellow3:begin
                 if(!timer_tf3 && s_tf3[0]==1)
183
184
                  begin
185
                   next_state= green3;
186
                  end
187
                 else if(!timer_tf3 && s_tf3[0]==0)
188
                  begin
189
                   next_state= red3;
190
                  end
191
                 else
192
                   begin
193
                    next_state= yellow3;
194
                   end
195
                  end
196
197
        green3 :begin
198
                  if(!timer_tf3)
199
                   begin
200
                    next_state= yellow3 ;
201
                   end
202
                  else
203
                   begin
```

```
204
                    next_state= green3;
205
                   end
                 \verb"end"
206
207
208
        red4 : begin
209
                if((s_tf4[1]) && !timer_tf4 )
210
                  begin
211
                   next_state= yellow4;
212
213
                 else if(s_tf4[0] && !s_tf1[1] && !s_tf2[1] && !s_tf3[1])
214
                  begin
215
                   next_state= yellow4;
216
                  end
217
                 else if(s_tf1[0])
218
                  begin
219
                   next_state= red1;
220
                  end
221
                 else if(s_tf2[0])
222
                  begin
223
                   next_state= red2;
224
                  end
225
                 else if(s_tf3[0])
226
                  begin
227
                   next_state= red3;
228
                  end
229
                 else
230
                   begin
231
                    next_state= red4;
232
233
                end
234
         yellow4:begin
235
                   if(!timer_tf4 && s_tf4[0]==1)
236
                  begin
237
                   next_state= green4;
238
                  end
239
                 else if(!timer_tf4 && s_tf4[0]==0)
240
                  begin
241
                   next_state= red4;
242
                  end
243
                 else
244
                   begin
245
                    next_state= yellow4;
246
                   end
247
                  end
248
249
        green4 :begin
250
                  if(!timer_tf4)
251
                   begin
252
                    next_state= yellow4 ;
253
                   end
254
                  else
255
                   begin
256
                    next_state= green4 ;
257
                   end
258
                 end
259
260
261
        default : begin
```

```
262
                    next_state= red1;
263
                   end
264
        endcase
265
     end
266
267
    always@(*)
268
     begin
269
        TF_1 = 3'b001;
270
        TF_2 = 3'b001;
271
        TF_3 = 3'b001;
272
        TF_4 = 3'b001;
273
274
        case(current_state)
275
276
277
        red1 : begin
278
                TF_1 = 3'b001;
279
               end
280
281
        yellow1:begin
282
                 if ((timer_tf1 == 0) \&\& (s_tf1[0]==1))
283
                                    begin
284
                                         TF_1 = 3'b100;
285
286
                                else if ((timer_tf1 == 0) && (s_tf1[0]==0))
287
                                    begin
288
                                         TF_1 = 3'b001;
289
                                    end
290
                                else
291
                                    begin
292
                                         TF_1 = 3'b010;
293
                                    end
294
                  end
295
296
        green1 :begin
297
                  TF_1 = 3'b100;
298
                 end
299
        red2 : begin
300
                TF_2 = 3'b001;
301
               end
302
303
      yellow2:begin
304
                 if ((timer_tf2 == 0) \&\& (s_tf2[0] == 1))
305
                                    begin
306
                                         TF_2 = 3'b100;
307
                                    end
                                else if ((timer_tf2 == 0) \&\& (s_tf2[0]==0))
308
309
                                    begin
                                         TF_2 = 3'b001;
310
311
                                    end
312
                                else
313
                                    begin
314
                                         TF_2 = 3'b010;
315
                                    end
316
                  end
317
        green2 :begin
318
                  TF_2 = 3'b100;
319
                 end
```

```
320
        red3 :begin
321
               TF_3 = 3'b001;
322
              end
323
324
         yellow3:begin
325
                   if ((timer_tf3 == 0) \&\& (s_tf3[0]==1))
326
                                    begin
327
                                        TF_3 = 3'b100;
328
                               else if ((timer_tf3 == 0) && (s_tf3[0]==0))
329
330
                                    begin
331
                                        TF_3 = 3'b001;
332
                                    end
333
                               else
334
                                    begin
335
                                        TF_3 = 3'b010;
336
                                    end
337
                  end
338
339
        green3 :begin
340
                  TF_3 = 3'b100;
341
                 end
342
343
        red4 :begin
344
               TF_4 = 3'b001;
345
              end
346
         yellow4:begin
                   if ((timer_tf4 == 0) \&\& (s_tf4[0]==1))
347
348
                                    begin
349
                                        TF_4 = 3'b100;
350
                                    end
351
                               else if ((timer_tf4 == 0) \&\& (s_tf4[0]==0))
352
                                    begin
353
                                        TF_4 = 3'b001;
354
                                    end
355
                               else
356
                                    begin
357
                                        TF_4 = 3'b010;
358
                                    end
359
                  end
360
361
        green4 :begin
362
                  TF_4 = 3'b100;
363
                 end
364
365
366
        default : begin
367
                     TF_1 = 3'b001;
                     TF_2 = 3,0001;
368
                     TF_3 = 3'b001;
369
                     TF_4 = 3'b001;
370
371
                   end
372
        endcase
373
     end
374
375
376
377 always @( posedge clk or posedge rst) begin
```

```
378
379
         if (rst)
380
             begin
381
                  timer_tf1 <= 0 ;</pre>
382
                  timer_tf2 <= 0 ;</pre>
383
                  timer_tf3 <= 0;
384
                  timer_tf4 \le 0;
385
             end
         else begin
386
387
388
                  if (next_state== green1 )
389
                      begin
390
                           if (s_tf1 [1] == 1 && s_tf1 [0] == 1)
391
                                begin
392
                                    timer_tf1 <= (timer_tf1 == 0) ?</pre>
                                       extended_green_time : timer_tf1 - 1;
393
                                end
394
                          else
395
                                begin
396
                                   timer_tf1 <= (timer_tf1 == 0)?
                                       default_green_time : timer_tf1 - 1;
397
                                end
398
                      end
399
                  else if (next_state == yellow1 )
400
                      begin
401
                           timer_tf1 <= (timer_tf1 == 0) ? yellow_time :</pre>
                              timer_tf1 - 1;
402
                      end
403
404
                  if (next_state == green2 )
405
                      begin
406
                           if (s_tf2 [1] == 1 && s_tf2 [0] == 1)
407
                               begin
408
                                    timer_tf2 \le (timer_tf2 == 0)?
                                       extended_green_time : timer_tf2 - 1;
409
                               end
410
                           else
411
                               begin
412
                                    timer_tf2 \le (timer_tf2 == 0)?
                                       default_green_time : timer_tf2 - 1;
413
                               end
414
                      end
415
                  else if (next_state == yellow2 )
416
                      begin
417
                          timer_tf2 <= (timer_tf2 == 0) ? yellow_time :</pre>
                             timer_tf2 - 1;
418
                      end
419
420
                  if (next_state == green3 )
421
                      begin
422
                           if (s_tf3 [1] == 1 && s_tf3 [0] == 1)
423
                               begin
                                   timer_tf3 \le (timer_tf3 == 0)?
424
                                       extended_green_time : timer_tf3 - 1;
425
                               end
426
                           else
427
                               begin
```

```
428
                                   timer_tf3 \le (timer_tf3 == 0)?
                                      default_green_time : timer_tf3 - 1;
429
                              end
430
                      end
431
                 else if (next_state == yellow3 )
432
                      begin
433
                         timer_tf3 \le (timer_tf3 == 0) ? yellow_time :
                            timer_tf3 - 1;
434
                      end
435
436
437
                 if (next_state== green4 )
438
                 begin
439
                      if (s_tf4 [1] == 1 && s_tf4 [0] == 1)
440
                          begin
441
                              timer_tf4 \le (timer_tf4 == 0)?
                                  extended_green_time : timer_tf4 - 1;
442
                          end
443
                      else
444
                          begin
445
                              timer_tf4 \le (timer_tf4 == 0)?
                                  default_green_time : timer_tf4 - 1;
446
                          end
447
448
                 else if (next_state == yellow4 )
449
450
                         timer_tf4 <= (timer_tf4 == 0) ? yellow_time :</pre>
                            timer_tf4 - 1;
451
                      end
452
        end
453
    end
454
    endmodule
```

Listing 3.1: RTL Code for Traffic Light Controller

### **Testbench**

### 4.1 Purpose

The testbench verifies the functionality of the RTL design by simulating various test scenarios. It validates the following:

- \* Initial conditions (all RED state).
- \* State transitions.
- \* Sensor-driven priority.
- \* Conflict-free operation.

## 4.2 Testbench Code

```
module traffic_light_tb_2;
1
3
  // Declare testbench signals
            clk, rst;
4
       [1:0] s_tf1, s_tf2, s_tf3, s_tf4;
5
  wire [2:0] TF_1, TF_2, TF_3, TF_4;
6
7
8
  // Instantiate the traffic light module
9
  traffic_light uut (
10
      .clk(clk),
      .rst(rst),
11
12
      .s_tf1(s_tf1),
13
      .s_tf2(s_tf2),
14
      .s_tf3(s_tf3),
15
      .s_tf4(s_tf4),
16
      .TF_1(TF_1),
17
      .TF_2(TF_2),
18
      .TF_3(TF_3),
      .TF_4(TF_4)
19
20
  );
21
  22
     Clock generation (10-unit period)
     23 | always begin
```

```
24
     #5 clk = ~clk;
25
  end
26
  // Initialize the signals
27
28
  initial begin
     // Initialize signals
29
30
     clk = 0;
31
     rst = 0;
32
     s_tf1 = 2'b00;
33
     s_tf2 = 2'b00;
34
     s_t3 = 2'b00;
35
     s_tf4 = 2'b00;
36
37
     Apply reset
       38
     #5 rst = 1;
39
     #10 rst = 0;
40
     41
       Test 1: Initial state
       42
43
     $display("\nTest 1: Initial state");
     monitor("Time=\%0t: TF_1=\%b, TF_2=\%b, TF_3=\%b, TF_4=\%b", $time,
44
       TF_1, TF_2, TF_3, TF_4);
     #100;
45
46
     47
                             YELLOW
                                     GREEN
                                            YELLOW
       TF_4 transitions from RED
       48
49
     $display("\nTest 2: TF_1 transition sequence");
     s_{tf1} = 2'b01;
50
51
     #10;
52
     $display("Step 1 (TF_1 YELLOW)");
53
     #30:
54
     $display("Step 2 (TF_1 GREEN)");
55
     $display("Step 3 (TF_1 YELLOW)");
56
     s_{tf1} = 2'b00;
57
     #30;
58
59
     $display("Step 4 (TF_1 RED)");
60
     61
       Apply reset
       #50 \text{ rst} = 1;
62
63
     #10 rst = 0;
64
65
66
     $display("\nTest 2: TF_2 transition sequence");
67
     s_{tf2} = 2'b01;
68
     s_{tf1} = 2'b00;
69
     s_t3 = 2'b00;
70
     s_tf4 = 2'b00;
71
     #10;
     $display("Step 1 (TF_2 YELLOW)");
72
```

```
73
      #30;
74
      $display("Step 2 (TF_2 GREEN)");
75
      #70;
76
      $display("Step 3 (TF_2 YELLOW)");
77
      s_tf2 = 2,b00;
78
      #30;
79
      $display("Step 4 (TF_2 RED)");
80
      81
        Apply reset
        82
      #50 rst = 1;
83
      #10 rst = 0;
84
85
      $display("\nTest 2: TF_3 transition sequence");
86
87
      s_tf2 = 2,b00;
      s_t1 = 2,000;
88
      s_t3 = 2'b01;
89
      s_tf4 = 2'b00;
90
91
      #10;
92
      $display("Step 1 (TF_3 YELLOW)");
93
      #30;
94
      $display("Step 2 (TF_3 GREEN)");
95
96
      $display("Step 3 (TF_3 YELLOW)");
      s_{tf3} = 2'b00;
97
98
      #30;
99
      $display("Step 4 (TF_3 RED)");
100
      101
        Apply reset
        102
      #50 rst = 1;
103
      #10 rst = 0;
104
105
      $display("\nTest 2: TF_4 transition sequence");
106
107
      s_{tf2} = 2'b00;
108
      s_t1 = 2,000;
109
      s_t3 = 2,000;
      s_tf4 = 2'b01;
110
111
112
      $display("Step 1 (TF_4 YELLOW)");
113
      #30:
      $display("Step 2 (TF_4 GREEN)");
114
115
      $display("Step 3 (TF_4 YELLOW)");
116
      s_{tf4} = 2'b00;
117
118
      #30;
119
      $display("Step 4 (TF_4 RED)");
120
121
122
      Apply reset
        123
      #50 \text{ rst} = 1;
124
      #10 rst = 0;
```

```
125
126
127
128
      transitions with extended GREEN time
         129
130
131
      $display("\nTest 3: TF_1 extended GREEN sequence");
132
      s_tf2 = 2'b00;
      s_{tf1} = 2'b11;
133
134
      s_t3 = 2'b00;
135
      s_tf4 = 2'b00;
136
      #10;
      $display("Step 1: TF_1 YELLOW");
137
138
      #30;
139
      $display("Step 2: TF_1 GREEN");
140
      #100;
141
      $display("Step 3: TF_1 YELLOW");
142
      s_tf1 = 2'b00;
143
      #30;
144
      $display("Step 4: TF_1 RED");
145
146
      Apply reset
         147
      #50 rst = 1;
148
      #10 rst = 0;
149
150
      $display("\nTest 3: TF_2 extended GREEN sequence");
151
152
      s_{tf2} = 2'b11;
      s_t1 = 2,000;
153
      s_t3 = 2,000;
154
      s_tf4 = 2'b00;
155
156
      #10;
157
      $display("Step 1: TF_2 YELLOW");
158
      #30;
159
      $display("Step 2: TF_2 GREEN");
160
      #100;
161
      $display("Step 3: TF_2 YELLOW");
162
      #30:
163
      $display("Step 4: TF_2 RED");
164
      s_tf2 = 2,b00;
165
166
      Apply reset
         167
      #50 \text{ rst} = 1;
168
      #10 rst = 0;
169
      $display("\nTest 3: TF_3 extended GREEN sequence");
170
      s_tf2 = 2'b00;
171
172
      s_{tf1} = 2'b00;
173
      s_{tf3} = 2'b11;
174
      s_tf4 = 2'b00;
175
      #10;
      $display("Step 1: TF_3 YELLOW");
176
```

```
177
     #30;
     $display("Step 2: TF_3 GREEN");
178
179
     #100;
     $display("Step 3: TF_3 YELLOW");
180
181
     $display("Step 4: TF_3 RED");
182
183
     s_t3 = 2'b00;
184
     185
       Apply reset
       186
     #50 \text{ rst} = 1;
187
     #10 rst = 0;
188
189
     $display("\nTest 3: TF_4 extended GREEN sequence");
190
191
     s_tf2 = 2,b00;
     s_{tf1} = 2'b00;
192
     s_t3 = 2,000;
193
     s_tf4 = 2'b11;
194
195
     #10;
196
     $display("Step 1: TF_4 YELLOW");
197
198
     $display("Step 2: TF_4 GREEN");
199
     #100;
200
     $display("Step 3: TF_4 YELLOW");
201
     #30:
202
     $display("Step 4: TF_4 RED");
203
     s_{tf4} = 2'b00;
204
     205
       Apply reset
       206
     #50 rst = 1;
207
     #10 rst = 0;
208
209
     210
       sensors inactive
       211
212
     $display("\nTest 4: All sensors inactive");
213
     s_{tf1} = 2'b00; s_{tf2} = 2'b00; s_{tf3} = 2'b00; s_{tf4} = 2'b00;
214
     #100;
215
     $display("All lights RED : TF_1=%b, TF_2=%b, TF_3=%b, TF_4=%b",
       TF_1, TF_2, TF_3, TF_4);
216
     217
       Apply reset
       218
     #50 \text{ rst} = 1;
219
     #10 rst = 0;
220
221
     //////// Test 5: Conflicting
222
       priority sensors (TF_2 and TF_3 active)
       223
```

```
224
       $display("\nTest 5: Conflicting priority sensors");
225
       s_{tf2} = 2'b01;
       s_t3 = 2'b11;
226
227
       #30;
228
       $display("Step 1: TF_3 YELLOW");
229
       #100;
230
       $display("Step 2: TF_3 GREEN");
231
       s_t3 = 2'b00;
232
       #30;
233
       $display("Step 3: TF_3 YELLOW");
234
       #30;
       $display("Step 4: TF_2 YELLOW");
235
236
       #100;
237
       $display("Step 5: TF_2 GREEN");
       s_tf2 = 2'b00;
238
239
       #30;
240
       $display("Step 6: TF_2 YELLOW");
241
       #100;
242
       243
          Apply reset
          244
       #50 rst = 1;
245
       #10 rst = 0;
246
247
       //////// Test 6: Conflicting
248
          priority sensors (TF_1 and TF_4 active)
          249
250
       $display("\nTest 6: Conflicting priority sensors");
251
       s_tf1 = 2'b01;
252
       s_tf4 = 2'b11;
253
       #30;
254
       $display("Step 1: TF_1 YELLOW");
255
       $display("Step 2: TF_1 GREEN");
256
257
       s_tf4 = 2'b00;
258
       #30;
259
       $display("Step 3: TF_1 YELLOW");
260
       #30;
       $display("Step 4: TF_4 YELLOW");
261
262
263
       $display("Step 5: TF_4 GREEN");
264
       s_{tf1} = 2,000;
265
       #30;
266
       $display("Step 6: TF_4 YELLOW");
267
       #100
268
269
       $stop;
270
   end
271
   endmodule
272
```

Listing 4.1: Testbench Code for Traffic Light Controller

# Simulation

# 5.1 Waveform Analysis





















# 5.2 Snippets results with identification for each test case on wave form and transcript

```
Test 1: Initial state
 Time=15: TF 1=001, TF 2=001, TF 3=001, TF 4=001
 Test 2: TF 1 transition sequence
# Step 1 (TF 1 YELLOW)
 Time=125: TF 1=010, TF 2=001, TF 3=001, TF 4=001
 Step 2 (TF 1 GREEN)
 Time=155: TF 1=100, TF 2=001, TF 3=001, TF 4=001
 Step 3 (TF 1 YELLOW)
# Time=245: TF 1=010, TF 2=001, TF 3=001, TF 4=001
 Step 4 (TF 1 RED)
 Time=275: TF_1=001, TF_2=001, TF_3=001, TF_4=001
 Test 2: TF 2 transition sequence
 Step 1 (TF 2 YELLOW)
# Time=335: TF 1=001, TF 2=010, TF 3=001, TF 4=001
# Step 2 (TF 2 GREEN)
# Time=365: TF 1=001, TF 2=100, TF 3=001, TF 4=001
# Step 3 (TF 2 YELLOW)
# Step 4 (TF 2 RED)
 Time=455: TF 1=001, TF 2=010, TF 3=001, TF 4=001
 Time=485: TF 1=001, TF 2=001, TF 3=001, TF 4=001
# Test 2: TF 3 transition sequence
 Step 1 (TF 3 YELLOW)
 Time=535: TF 1=001, TF 2=001, TF 3=010, TF 4=001
# Step 2 (TF 3 GREEN)
 Time=565: TF 1=001, TF 2=001, TF 3=100, TF 4=001
# Step 3 (TF 3 YELLOW)
# Step 4 (TF 3 RED)
# Time=655: TF 1=001, TF 2=001, TF 3=010, TF 4=001
 Time=685: TF 1=001, TF 2=001, TF 3=001, TF 4=001
# Test 2: TF 4 transition sequence
 Step 1 (TF 4 YELLOW)
# Time=735: TF 1=001, TF 2=001, TF 3=001, TF 4=010
# Step 2 (TF 4 GREEN)
# Time=765: TF 1=001, TF 2=001, TF 3=001, TF 4=100
# Step 3 (TF 4 YELLOW)
 Step 4 (TF 4 RED)
 Time=855: TF 1=001. TF 2=001. TF 3=001. TF 4=010
```

```
# Time=855: TF 1=001, TF 2=001, TF 3=001, TF 4=010
# Time=885: TF 1=001, TF 2=001, TF 3=001, TF 4=001
# Test 3: TF 1 extended GREEN sequence
# Step 1: TF 1 YELLOW
# Time=925: TF 1=010, TF 2=001, TF 3=001, TF 4=001
# Step 2: TF 1 GREEN
# Time=955: TF 1=100, TF 2=001, TF 3=001, TF 4=001
# Step 3: TF_1 YELLOW
# Time=1075: TF 1=010, TF 2=001, TF 3=001, TF 4=001
# Step 4: TF 1 RED
# Time=1105: TF 1=001, TF 2=001, TF 3=001, TF 4=001
# Test 3: TF 2 extended GREEN sequence
# Step 1: TF 2 YELLOW
# Time=1165: TF 1=001, TF 2=010, TF 3=001, TF 4=001
# Step 2: TF 2 GREEN
# Time=1195: TF_1=001, TF_2=100, TF_3=001, TF_4=001
# Step 3: TF 2 YELLOW
# Step 4: TF 2 RED
# Time=1315: TF_1=001, TF 2=010, TF 3=001, TF 4=001
# Time=1345: TF 1=001, TF 2=001, TF 3=001, TF 4=001
# Test 3: TF 3 extended GREEN sequence
# Step 1: TF 3 YELLOW
# Time=1395: TF 1=001, TF 2=001, TF 3=010, TF 4=001
# Step 2: TF 3 GREEN
# Time=1425: TF 1=001, TF 2=001, TF 3=100, TF 4=001
# Step 3: TF 3 YELLOW
# Step 4: TF 3 RED
# Time=1545: TF 1=001, TF 2=001, TF 3=010, TF 4=001
# Time=1575: TF_1=001, TF_2=001, TF_3=001, TF_4=001
# Test 3: TF 4 extended GREEN sequence
# Step 1: TF 4 YELLOW
# Time=1625: TF 1=001, TF 2=001, TF 3=001, TF 4=010
# Step 2: TF 4 GREEN
# Time=1655: TF_1=001, TF_2=001, TF_3=001, TF_4=100
# Step 3: TF 4 YELLOW
# Step 4: TF 4 RED
# Time=1775: TF 1=001. TF 2=001. TF 3=001. TF 4=010
```

```
# Time=1775: TF_1=001, TF_2=001, TF_3=001, TF_4=010
# Time=1805: TF_1=001, TF_2=001, TF_3=001, TF_4=001
# Test 4: All sensors inactive
# All lights RED : TF 1=001, TF 2=001, TF 3=001, TF 4=001
# Test 5: Conflicting priority sensors
# Step 1: TF 3 YELLOW
# Time=2025: TF 1=001, TF 2=001, TF 3=010, TF 4=001
# Time=2055: TF 1=001, TF 2=001, TF 3=100, TF 4=001
# Step 2: TF_3 GREEN
# Step 3: TF 3 YELLOW
# Time=2175: TF_1=001, TF_2=001, TF_3=010, TF_4=001
# Step 4: TF_2 YELLOW
# Time=2205: TF_1=001, TF_2=001, TF_3=001, TF_4=001
# Time=2235: TF_1=001, TF_2=010, TF_3=001, TF_4=001
# Time=2265: TF 1=001, TF 2=100, TF 3=001, TF 4=001
# Step 5: TF 2 GREEN
# Step 6: TF_2 YELLOW
# Time=2355: TF 1=001, TF_2=010, TF_3=001, TF_4=001
# Time=2385: TF 1=001, TF 2=001, TF 3=001, TF 4=001
# Test 6: Conflicting priority sensors
# Time=2495: TF 1=001, TF 2=001, TF 3=001, TF 4=010
# Step 1: TF_1 YELLOW
# Time=2525: TF 1=001, TF 2=001, TF 3=001, TF 4=100
# Step 2: TF 1 GREEN
# Step 3: TF_1 YELLOW
# Time=2645: TF_1=001, TF_2=001, TF_3=001, TF_4=010
# Step 4: TF 4 YELLOW
# Time=2675: TF_1=001, TF_2=001, TF_3=001, TF_4=001
# Time=2705: TF_1=010, TF_2=001, TF_3=001, TF_4=001
# Time=2735: TF 1=100, TF 2=001, TF 3=001, TF 4=001
# Step 5: TF 4 GREEN
# Step 6: TF 4 YELLOW
# Time=2825: TF_1=010, TF_2=001, TF_3=001, TF_4=001
# Time=2855: TF_1=001, TF_2=001, TF_3=001, TF_4=001
# Break in Module traffic_light_tb_2 at C:/altera/13.0spl/yaaa_tb.v line 269
```

# Conclusion

The traffic light control system successfully achieves conflict-free traffic management at four intersections. The FSM logic ensures safe and efficient flow based on sensor inputs. The RTL and testbench were verified using simulation, and the design met all functional requirements.